文章摘要
SHAN Rui(山蕊)*,XIA Xinyuan*,YANG Kun**,CUI Xinyue*,LIAO Wang*,GAO Xu*.[J].高技术通讯(英文),2023,29(1):31~40
Design and implementation of instruction-driven and data-driven self-reconfigurable cell array
  
DOI:10. 3772/ j. issn. 1006-6748. 2023. 01. 004
中文关键词: 
英文关键词: cell array, configurable computing, data-driven, instruction-driven
基金项目:
Author NameAffiliation
SHAN Rui(山蕊)* (*School of Electronic Engineering, Xi’an University of Posts and Telecommunications, Xi’an 710121, P.R.China) (**School of Safety Science and Engineering, Xi’an University of Science and Technology, Xi’an 710054, P.R.China) 
XIA Xinyuan* (*School of Electronic Engineering, Xi’an University of Posts and Telecommunications, Xi’an 710121, P.R.China) (**School of Safety Science and Engineering, Xi’an University of Science and Technology, Xi’an 710054, P.R.China) 
YANG Kun** (*School of Electronic Engineering, Xi’an University of Posts and Telecommunications, Xi’an 710121, P.R.China) (**School of Safety Science and Engineering, Xi’an University of Science and Technology, Xi’an 710054, P.R.China) 
CUI Xinyue* (*School of Electronic Engineering, Xi’an University of Posts and Telecommunications, Xi’an 710121, P.R.China) (**School of Safety Science and Engineering, Xi’an University of Science and Technology, Xi’an 710054, P.R.China) 
LIAO Wang* (*School of Electronic Engineering, Xi’an University of Posts and Telecommunications, Xi’an 710121, P.R.China) (**School of Safety Science and Engineering, Xi’an University of Science and Technology, Xi’an 710054, P.R.China) 
GAO Xu* (*School of Electronic Engineering, Xi’an University of Posts and Telecommunications, Xi’an 710121, P.R.China) (**School of Safety Science and Engineering, Xi’an University of Science and Technology, Xi’an 710054, P.R.China) 
Hits: 540
Download times: 423
中文摘要:
      
英文摘要:
      The reconfigurable chip, which integrates the advantages of high performance, high flexibility, high parallelism, low power consumption, and low cost, has achieved rapid development and wide application. Generally, the control part and the computing part of algorithm is accelerated based on different reconfigurable architectures, but it is difficult to obtain overall performance improvement. For improving efficiency of reconfigurable structure both for the control part and the computing part, a hybrid of instruction-driven and data-driven self-reconfigurable cell array is proposed. On instruction-driven mode, processing element (PE) works like a reduced instruction set computer (RSIC) machine, which is mainly for the control part of algorithm. On data-driven mode, data is calculated by flowing between the preconfigured PEs, which is mainly for the computing of algorithm. For verifying the efficiency of architecture, some high-efficiency video coding (HEVC) video compression algorithms are implemented on the proposed architecture. The proposed architecture has been implemented on Xilinx FPGA Virtex UltraScale VU440 develop board. The same circuitry is able to run at 75MHz. Compared with the architecture that only supports instruction-driven, the proposed architecture has better calculation efficiency.
View Full Text   View/Add Comment  Download reader
Close

分享按钮