文章摘要
许多,胡庆生,苗澎.40Gbps甚短距离并行光传输系统接收电路的设计与实现[J].高技术通讯(中文),2010,20(1):82~88
40Gbps甚短距离并行光传输系统接收电路的设计与实现
Receiver design and realization of 40Gbps very short reach optical transmission systems
  
DOI:
中文关键词: VSR5, 转换芯片, 帧同步, 通道对齐, 12 16路映射
英文关键词: VSR5, converter IC, frame synchronization, channel deskew, 12/16 conversion
基金项目:863计划(2006AA01Z239)资助项目
作者单位
许多 东南大学射频与光电集成电路研究所 
胡庆生 东南大学射频与光电集成电路研究所 
苗澎 东南大学射频与光电集成电路研究所 
摘要点击次数: 2792
全文下载次数: 2655
中文摘要:
      给出了符合OIF VSR5规范的40Gbps甚短距离光传输系统接收电路的设计与实现。该接收电路实现简单,由一片转换芯片及光接收模块构成。其特点是充分利用现场可编程门阵列(FPGA)内嵌的高速收发器成功实现了16×2488Gbps和12×3318Gbps信号的发送和接收,并且在一片FPGA上实现了诸如时钟数据恢复、串/并转换、帧同步、通道对齐、12 16路映射等全部功能。基于二分查找法的帧同步电路则大大提高了转换芯片的工作速度。Signaltap II逻辑分析仪的测试结果表明接收电路工作正常,性能良好。在此基础上,给出了VSR5实验系统的点到点测试方法,通过12通道垂直腔面发射激光器并行接收模块和7m 12芯多模带状光纤,将发送电路与接收电路相连,实现了OC768/STM 256 40Gbps的点到点测试,测试结果表明系统误码率小于10-12。
英文摘要:
      The paper presents the receiver design and realization of a 40Gbps very short reach (VSR) optical transmission system compatible for the OIF VSR5 specification. The receiver consists of a converter IC and an optical receiver module, characterized by making full use of high speed transceivers in the field programmable gate array (FPGA) to successfully realize 16×2488 Gbps and 12×3.318Gbps signal transmission and reception. All of the functions of the converter IC such as clock data recovery, serial/parallel conversion, frame synchronization, channel deskew, 12/16 conversion and channel rearrangement are implemented in one FPGA chip.The frame synchronization logic based on the binary search algorithm can speed up the converter IC greatly. Testing results obtained from Signaltap II indicate that the circuit works well and correctly. Furthermore, this paper presents a point to point test of the VSR5 experiment system. By connecting transmitter and receiver through 7 meter 12 fiber multi model ribbon, a SDH STM 256/OC768 40Gbps point to point test was realized, and a low bit error rate of 1 12 was obtained.
查看全文   查看/发表评论  下载PDF阅读器
关闭

分享按钮